IC Verification Design Course

Course Objectives: To train IC Verification Engineers with sufficient knowledge and practical skills to directly participate in the Chip verification process in an industrial environment, and to enable engineers to progress toward Senior Engineer and Lead Engineer roles in the future with competitive income potential.

Course Outcomes:

  • Understand the complete chip development process, including design, fabrication, and packaging.
  • Proficient in using Linux/Unix operating systems;
  • Possess basic Verilog programming skills, with the ability to read, understand, and debug code, as well as to design and simulate basic functional blocks;
  • Understand and be proficient in SystemVerilog;
  • Understand various Verification methodologies and be able to develop Verification Plans;
  • Be capable of SystemVerilog programming for Digital Chip verification, including testbench creation, environment setup, reporting, and assertions;
  • Possess skills in working with UVM, including environment setup, testbench reuse from Block level to Top level, reporting, and analysis of test cases, scenarios, and coverage;
  • Demonstrate strong proficiency in industrial-grade verification tool flows.

Course Content: Includes 5 main modules

Training Duration: 03 months

Tentative Start Date: May–June 2025, or upon reaching the minimum required enrollment (20 trainees per class).

Tentative Schedule: Three sessions per week from 7:00 PM to 9:00 PM on weekdays, and from 9:00 AM to 5:00 PM on Saturdays.

(The schedule may be adjusted to accommodate trainees’ needs and training operations).

Tuition and Additional Information: See here

Instructors:

  • Dr. Le Thai Ha;
  • Experienced industry experts and lecturers from Synopsys.
  • Professors and PhD holders specializing in IC Design.
  • Senior S-Phenikaa engineers with extensive experience in complex SoC design.

Facilities & Infrastructure:

  • Zebu 5 and Zebu 4 systems, world-class, currently No.1 in Southeast Asia
  • 02 high-end HAPS-100 systems
  • A modern PSTC laboratory capable of supporting simulations for more than 200 trainees simultaneously.
  • Design tools provided by Synopsys at industrial-grade level
  • High-performance NVIDIA GPU systems, including 8 A100 cards and multiple additional GPUs.

Mode of Study: In-person

Location: 15th Floor, A10 Building, Phenikaa Semiconductor Training Center, Phenikaa University, Nguyen Van Trac Street, Ha Dong District, Hanoi, Vietnam.

Registration Method: 

  • Online registration and tuition fee payment via: This form
  • Or in-person registration at: S-Phenikaa Company Office, 14th Floor, A10 Building, Nguyen Van Trac Street, Ha Dong District, Hanoi, Vietnam.

Application Documents (in the following order):  

  • 01 copy of graduation diploma or academic transcript;
  • 01 copy of National Identification Card;
  • 02 passport-sized photos (3×4 cm) for student ID cards (full name, date of birth, and course name written clearly).

For further information about the course, please contact us via email at pstc@phenikaa-uni.edu.vn or by phone at +84 385 353 504.

Detailed Training Program with 5 Modules:

Benefits when participating

Doi tuong hoc vien

Admission Requirements

For candidates with prior knowledge or experience in related fields:
Other candidates: